Reading yields lane 1’s raw shift and mask value (BASE1 not added).
You can read
this register and get interp1_accum1_add::R
. You can reset
, write
, write_with_zero
this register using interp1_accum1_add::W
. You can also modify
this register. See API.
reset()
method sets INTERP1_ACCUM1_ADD to value 0
write(|w| ..)
method takes interp1_accum1_add::W
writer structure
1
and are changed if you pass 0
0
and are changed if you pass 1
read()
method returns interp1_accum1_add::R
reader structure