Type Alias rp2040_pac::i2c0::ic_fs_scl_hcnt::W
source · pub type W = W<IC_FS_SCL_HCNT_SPEC>;
Expand description
Register IC_FS_SCL_HCNT
writer
Aliased Type§
struct W { /* private fields */ }
Implementations§
source§impl W
impl W
sourcepub fn ic_fs_scl_hcnt(&mut self) -> IC_FS_SCL_HCNT_W<'_, IC_FS_SCL_HCNT_SPEC>
pub fn ic_fs_scl_hcnt(&mut self) -> IC_FS_SCL_HCNT_W<'_, IC_FS_SCL_HCNT_SPEC>
Bits 0:15 - This register must be set before any I2C bus transaction can take place to ensure proper I/O timing. This register sets the SCL clock high-period count for fast mode or fast mode plus. It is used in high-speed mode to send the Master Code and START BYTE or General CALL. For more information, refer to ‘IC_CLK Frequency Configuration’.
This register goes away and becomes read-only returning 0s if IC_MAX_SPEED_MODE = standard. This register can be written only when the I2C interface is disabled, which corresponds to the IC_ENABLE[0] register being set to 0. Writes at other times have no effect.
The minimum valid value is 6; hardware prevents values less than this being written, and if attempted results in 6 being set. For designs with APB_DATA_WIDTH == 8 the order of programming is important to ensure the correct operation of the DW_apb_i2c. The lower byte must be programmed first. Then the upper byte is programmed.