Expand description
528MHz Clock (PLL2) Phase Fractional Divider Control Register
Modules§
- PFD0_
CLKGATE - If set to 1, the IO fractional divider clock (reference ref_pfd0) is off (power savings)
- PFD0_
FRAC - This field controls the fractional divide value
- PFD0_
STABLE - This read-only bitfield is for DIAGNOSTIC PURPOSES ONLY since the fractional divider should become stable quickly enough that this field will never need to be used by either device driver or application code
- PFD1_
CLKGATE - IO Clock Gate
- PFD1_
FRAC - This field controls the fractional divide value
- PFD1_
STABLE - This read-only bitfield is for DIAGNOSTIC PURPOSES ONLY since the fractional divider should become stable quickly enough that this field will never need to be used by either device driver or application code
- PFD2_
CLKGATE - IO Clock Gate
- PFD2_
FRAC - This field controls the fractional divide value
- PFD2_
STABLE - This read-only bitfield is for DIAGNOSTIC PURPOSES ONLY since the fractional divider should become stable quickly enough that this field will never need to be used by either device driver or application code
- PFD3_
CLKGATE - IO Clock Gate
- PFD3_
FRAC - This field controls the fractional divide value
- PFD3_
STABLE - This read-only bitfield is for DIAGNOSTIC PURPOSES ONLY since the fractional divider should become stable quickly enough that this field will never need to be used by either device driver or application code