Expand description
Clock control, can be changed on-the-fly (except for auxsrc)
Structs§
- CLK_
GPOU T2_ CTRL_ SPEC - Clock control, can be changed on-the-fly (except for auxsrc)
Enums§
- AUXSRC_
A - Selects the auxiliary clock source, will glitch when switching
Type Aliases§
- AUXSRC_
R - Field
AUXSRCreader - Selects the auxiliary clock source, will glitch when switching - AUXSRC_
W - Field
AUXSRCwriter - Selects the auxiliary clock source, will glitch when switching - DC50_R
- Field
DC50reader - Enables duty cycle correction for odd divisors - DC50_W
- Field
DC50writer - Enables duty cycle correction for odd divisors - ENABLE_
R - Field
ENABLEreader - Starts and stops the clock generator cleanly - ENABLE_
W - Field
ENABLEwriter - Starts and stops the clock generator cleanly - KILL_R
- Field
KILLreader - Asynchronously kills the clock generator - KILL_W
- Field
KILLwriter - Asynchronously kills the clock generator - NUDGE_R
- Field
NUDGEreader - An edge on this signal shifts the phase of the output by 1 cycle of the input clock
This can be done at any time - NUDGE_W
- Field
NUDGEwriter - An edge on this signal shifts the phase of the output by 1 cycle of the input clock
This can be done at any time - PHASE_R
- Field
PHASEreader - This delays the enable signal by up to 3 cycles of the input clock
This must be set before the clock is enabled to have any effect - PHASE_W
- Field
PHASEwriter - This delays the enable signal by up to 3 cycles of the input clock
This must be set before the clock is enabled to have any effect - R
- Register
CLK_GPOUT2_CTRLreader - W
- Register
CLK_GPOUT2_CTRLwriter